Introduction

This application note provides guidelines for surface mount technology (SMT) assembly of Amkor's Dual Row MicroLeadFrame® packages (DRMLF®) using prevalent practices in the SMT industry and standards such as IPC and JEDEC. It includes recommendations for printed-circuit board (PCB) land pad design, stencil design, mounting, reflow profile and rework processes.

Scope

This application note serves only as general guidelines to help users with a starting point. Further study and development efforts may be needed by the users to optimize the design and processes for their specific device application, surface mount practices and requirements.

This document applies to various Amkor DRMLF package sizes with standard lead pitch of 0.50 to 0.65 mm.

Package Description

The DRMLF is an extension to the standard single row MicroLeadFrame (MLF®) where electrical contact to the PCB is made by soldering an additional row of leads on bottom of the package. Like MLF, it is a near CSP plastic encapsulated package with a copper lead frame substrate. Amkor’s ePad technology enhances the thermal and electrical properties of the package. The exposed die attach paddle on the bottom is designed to be soldered to PCB for efficient heat conduction and a stable ground.

MLF and DRMLF are also known as quad-flat no-leads (QFN) and dual-quad-flat no-leads (DQFN) respectively, in semiconductor packaging and SMT industry.

Surface Mount Considerations for DRMLF Package

Several primary factors that can affect the mounting of the package on the board:

- PCB land pad and via design
- PCB flatness
- PCB pad finish
- Package lead finish
- Stencil design
- Solder paste type and depositing volume

Figure 1. Dual Row MLF® Package Photo and Cross Section Drawings
Mounting (pick & place) capability
Reflow profile

PCB Design Guidelines

Figure 2 shows the typical dimensions required to develop a PCB land pattern based on IPC-7351 conventions. Refer to the specific package outline drawing for the values. Note that actual package outline drawings do not describe the S2 or S3 dimension and values must be calculated by the designer.

Refer to guidelines in IPC-7093 Design and Assembly Process Implementation for Bottom Termination Components.

![Figure 2. DRMLF® Dimensions for PCB Land Pad Design](image)

Perimeter Land Pad

- Non-solder mask-defined (NSMD) pad is recommended for inner and outer row lands ≥0.500 mm pitch.
- For package pitches <0.500 mm and/or where NSMD pads can’t be done reliably, a single large solder mask opening “trench” is a preferred design over solder mask-defined (SMD) pads.

![Figure 3. Recommended Solder Mask for Perimeter Pads](image)

- Refer to the specific package outline drawing for information and dimensions to aid in land pad design.
- Table 1 lists few important factors to consider for designing the land pads. Table 2 is summary of recommended land pad sizes for few Amkor’s DRMLF® packages. Figure 5 depicts a generic land pad layout for DRMLF.
### Table 1. Factors to Consider for Land Pad Design

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Requirement</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>SMT Placement Accuracy</strong></td>
<td>±0.0250 mm (±0.050 mm typical)</td>
</tr>
<tr>
<td><strong>Toe Fillet (J_To), Outer Row Pad</strong></td>
<td>≥±0.150 mm (for exposed lead end/flank)</td>
</tr>
<tr>
<td><strong>Heel Fillet (J_H), Inner Row Pad</strong></td>
<td>≥±0.400 mm (for wettable lead end/flank)</td>
</tr>
<tr>
<td><strong>Heel Fillet (J_H), Inner/Outer Row Pads</strong></td>
<td>0.050 – 0.080 mm (1)</td>
</tr>
<tr>
<td><strong>Side Fillet (J_S)</strong></td>
<td>≥0.050 mm</td>
</tr>
<tr>
<td><strong>Land to Land Spacing (C_LL)</strong></td>
<td>≥0.200 mm</td>
</tr>
<tr>
<td><strong>NSMD Clearance to Pad (C_SM)</strong></td>
<td>≥0.050 mm (preferred 0.060 – 0.075 mm)</td>
</tr>
<tr>
<td><strong>NSMD Web Between Pads (Web)</strong></td>
<td>≥0.075 mm (preferred more than 0.100 mm)</td>
</tr>
<tr>
<td><strong>Land Length, Inner/Outer Rows (Y1 &amp; Y2)</strong></td>
<td>Table 2</td>
</tr>
<tr>
<td><strong>Thermal Pad to Land Spacing (C_PL)</strong></td>
<td>≥0.200 mm</td>
</tr>
<tr>
<td><strong>SMD Thermal Pad Opening</strong></td>
<td>1:1 Package ePad</td>
</tr>
<tr>
<td><strong>SMD Overlap</strong></td>
<td>≥0.050 mm</td>
</tr>
<tr>
<td><strong>Silk Screen</strong></td>
<td>None, under package body (can cause assembly defect)</td>
</tr>
</tbody>
</table>

---

(1) Need longer land extended outward from edge of the package with wettable lead end/flank, for best (Automatic Optical Inspection) inspectable fillet formation.

(2) Providing min. C_LL and C_PL are maintained.

---

**Figure 4: IPC Definition of Toe, Heel and Side Fillets**

- Exposed copper, solder may not wet the surface

---

© 2018, Amkor Technology Inc. All Rights Reserved. This document is for informational purpose only and is subject to Amkor legal disclaimer.
### Table 2. Recommended Land Pad Dimensions by Package Type

<table>
<thead>
<tr>
<th>DRMLF® Package Size</th>
<th>I/O</th>
<th>Lead Pitch (eT)</th>
<th>Row Pitch (eR)</th>
<th>b (nom)</th>
<th>L (nom)</th>
<th>X (min)</th>
<th>X (max)</th>
<th>Y1 (min)</th>
<th>Y1 (max)</th>
<th>Y2 (min)</th>
<th>Y2 (max)</th>
</tr>
</thead>
<tbody>
<tr>
<td>8 x 8</td>
<td>76</td>
<td>0.60</td>
<td>0.70</td>
<td>0.20</td>
<td>0.40</td>
<td>0.25</td>
<td>0.28</td>
<td>0.60</td>
<td>0.90</td>
<td>0.50</td>
<td>0.56</td>
</tr>
<tr>
<td>8 x 8</td>
<td>92, 100</td>
<td>0.50</td>
<td>0.65</td>
<td>0.22</td>
<td>0.40</td>
<td>0.25</td>
<td>0.28</td>
<td>0.60</td>
<td>0.90</td>
<td>0.50</td>
<td>0.56</td>
</tr>
<tr>
<td>9 x 9</td>
<td>84</td>
<td>0.65</td>
<td>0.75</td>
<td>0.22</td>
<td>0.40</td>
<td>0.25</td>
<td>0.37</td>
<td>0.60</td>
<td>0.90</td>
<td>0.50</td>
<td>0.56</td>
</tr>
<tr>
<td>9 x 9</td>
<td>108, 116</td>
<td>0.50</td>
<td>0.65</td>
<td>0.22</td>
<td>0.40</td>
<td>0.25</td>
<td>0.28</td>
<td>0.60</td>
<td>0.90</td>
<td>0.50</td>
<td>0.56</td>
</tr>
<tr>
<td>10 x 10</td>
<td>100</td>
<td>0.65</td>
<td>0.75</td>
<td>0.22</td>
<td>0.40</td>
<td>0.25</td>
<td>0.37</td>
<td>0.60</td>
<td>0.90</td>
<td>0.50</td>
<td>0.56</td>
</tr>
<tr>
<td>10 x 10</td>
<td>124, 132</td>
<td>0.50</td>
<td>0.65</td>
<td>0.22</td>
<td>0.40</td>
<td>0.25</td>
<td>0.28</td>
<td>0.60</td>
<td>0.90</td>
<td>0.50</td>
<td>0.56</td>
</tr>
<tr>
<td>11 x 11</td>
<td>132, 144, 148</td>
<td>0.50</td>
<td>0.65</td>
<td>0.22</td>
<td>0.40</td>
<td>0.25</td>
<td>0.28</td>
<td>0.60</td>
<td>0.90</td>
<td>0.50</td>
<td>0.56</td>
</tr>
<tr>
<td>12 x 12</td>
<td>124</td>
<td>0.65</td>
<td>0.75</td>
<td>0.22</td>
<td>0.40</td>
<td>0.25</td>
<td>0.37</td>
<td>0.60</td>
<td>0.90</td>
<td>0.50</td>
<td>0.56</td>
</tr>
<tr>
<td>12 x 12</td>
<td>156, 164</td>
<td>0.50</td>
<td>0.65</td>
<td>0.22</td>
<td>0.40</td>
<td>0.25</td>
<td>0.28</td>
<td>0.60</td>
<td>0.90</td>
<td>0.50</td>
<td>0.56</td>
</tr>
<tr>
<td>13 x 13</td>
<td>164</td>
<td>0.50</td>
<td>0.58</td>
<td>0.25</td>
<td>0.35</td>
<td>0.25</td>
<td>0.28</td>
<td>0.55</td>
<td>0.90</td>
<td>0.45</td>
<td>0.51</td>
</tr>
<tr>
<td>13 x 13</td>
<td>164, 172</td>
<td>0.50</td>
<td>0.65</td>
<td>0.22</td>
<td>0.40</td>
<td>0.25</td>
<td>0.28</td>
<td>0.60</td>
<td>0.90</td>
<td>0.50</td>
<td>0.56</td>
</tr>
</tbody>
</table>

All dimensions are in mm

---

![Figure 5. Land Pattern Design for DRMLF®](image)

© 2018, Amkor Technology Inc. All Rights Reserved. This document is for informational purpose only and is subject to Amkor legal disclaimer.
Exposed (Center) Thermal/Electrical Pad and Via

If application requires effective electrical connection and/or conduction of heat through dielectric layers of PCB, thermal pad and vias are needed (Figure 6):

Thermal pad, preferably, defined by the solder mask (SMD) and should match the size of the ePad of the component.

- Solder mask (SMD) to overlap thermal pad minimum 0.050 mm.
- Minimum 0.200 mm thermal pad to land clearance (CPL) is necessary to prevent solder shorts, for most designs.
- Number of thermal vias will depend on the power dissipation and electrical requirements. Experience and simulations from standard single row MLF® can be considered. Figure 6 shows the effect of number of vias on $\Theta_{ja}$ plotted for a 7 x 7mm, 48 lead package, as an example.

![Figure 6. Effect of Number of Thermal Via on Package Thermal Performance](image)

- Thermal vias can be placed at approximately 1.0-1.2 mm pitch with via drill diameter of 0.2-0.3 mm.
- Thermal via should be solid (no thermal relief web or spoke connections).
- Thermal vias must be filled, plugged or capped to prevent solder loss from protrusions – smaller diameter vias are easier to fill or cap.
- Solder mask tenting the vias from the top side of PCB is the recommended method to minimize voids in the thermal pad area solder connection that can affect thermal performance.

![Figure 7. MLF® Thermal Pad and Via Design](image)
PCB Pad Surface Finish

Below pad finishes are compatible with DRMLF:

- Organic solderability protectant (OSP)
- Electroless nickel immersion gold (ENIG)
- Immersion Sn
- Immersion Ag
- Hot air solder leveled (HASL) – not recommended due to uneven surface finish

Board Assembly

Below is a typical SMT assembly process flow to mount DRMLF® to PCB.

![SMT Assembly Process Flow Diagram](image)

Figure 8. Typical SMT Assembly Process Flow

Because of the DRMLF low stand-off, small pitch, double row flat lead surface, large thermal pad underneath the package and its proximity to the inner row leads, extra care needed for process development and control during assembly.

- DRMLF is more sensitive to PCB warpage and board/pad flatness – mind the condition throughout the assembly and rework processes.
- Uniform printed solder paste height and volume pad to pad on perimeter lands are necessary.
- Component placement down force/z-height is critical – set to drive component leads half way into the solder paste height/thickness. Too low or excessive drive can cause component floating, tilt, misalignment and/or paste displacement (squeeze out) that can result in solder open and/or short.
- Solder joint standoff height of ~50 to 75 μm with good fillet on outside toe as a minimum produce a more reliable, longer life joints. Lower standoff can cause a higher chance for solder short on inner pads.
- Solder voids in thermal pads are common and can affect thermal performance. Excessively number or poorly made thermal vias, high paste flux volume and/or poor reflow profile can all cause excessive void.
- Water-soluble flux and cleaning process is not recommended because of low clearance. However, cleaning improves with increase in stand-off height and using “trench” solder mask for the PCB land pad design.
Stencil Design

Stencil foil should be stainless steel and laser cut with electro polished apertures or better.

- Stencil foil thickness should be 1.00 to 0.125 mm for higher component standoff.
- Aperture area ratios ≥0.66 and aspect ratios ≥1.5.
- Aperture size for perimeter inner and outer rows should be near 1:1 to PCB pads. A 5 to 10% max. aperture reduction is acceptable, only if needed to account for mounting and PCB tolerances (Figure 8).

![Figure 8. Stencil Aperture Design for Perimeter Pad](image)

Solder Paste

Solder paste selection is normally driven by application and overall assembly requirement. In general, a “No Clean” lead-free Sn-Ag-Cu (SAC) solder paste type 3 or 4 is recommended for mounting DRMLF® packages.
Placement

A typical SMT pick and place machine equipped with vision-alignment system accuracy of ±0.050 mm or better can mount the DRMLF, same as similar pitch BGAs.

Good machine programming, process optimization and control are needed:

- Placement nozzle shape and drive is critical to regulate and control placing down the package without damage to the component thin structure, and adequate tack to paste to avoid component floating, paste displacement (squeeze out) or splatter.
- The Z-height optimally should be set at one-half the printed solder paste height.
- Board flatness is critical to maintain Z-height control.
- Machine with placement force control can be set between 1.5-3N, equipment type dependent.
- Misaligned parts <50% off the pad center can self-align during reflow. Self-alignment can be improved by using reflow in N2.

Reflow Profile

Amkor DRMLF packages are lead-free. Refer to the package MSL specification for maximum allowed reflow temperature.

- Refer the solder paste supplier recommendation and guidelines of IPC-7093 and J-STD-020 in developing the optimum lead-free reflow profile.
- Recommend reflow peak temperature below the package max. MSL specification, to avoid unnecessary stress and/or damage to the package.
- Excessive soak, time above liquidus and peak temperatures can, in addition to causing more warpage of the package and PCB, deplete flux and cause re-oxidation of the solderable surfaces which may result in larger solder voids, splatter, brittle solder joints and poor wetting.
- The two most common profiles shown below (Figure 10) are influenced by oven efficiency, flux type, board size/mass and other components on the board.
  1. JEDEC guideline is a ramp-soak-spike (RSS) profile with a longer soak that equalizes temperatures across the higher density PCB and assemblies.
  2. Ramp-to-Spike/Peak (RTS) profile includes shorter linear ramp to peak temperature that is typically a good starting point for most common applications.

![Reflow Profile Diagram](image)

<table>
<thead>
<tr>
<th>Reflow Profile</th>
<th>$T_{Smin}$</th>
<th>$T_{Smax}$</th>
<th>$t_s$</th>
<th>$T_L$</th>
<th>$T$ (time above $T_L$)</th>
<th>$T_p$</th>
<th>Time to $T_p$</th>
</tr>
</thead>
<tbody>
<tr>
<td>JEDEC (long)</td>
<td>150°C</td>
<td>200°C</td>
<td>60-120 s</td>
<td>217°C</td>
<td>60-150 s</td>
<td>260°C</td>
<td>8 minutes max.</td>
</tr>
<tr>
<td>RTS (short)</td>
<td>150°C</td>
<td>180°C</td>
<td>30-60 s</td>
<td>217°C</td>
<td>45-75 s</td>
<td>245°C</td>
<td>4-6 minutes</td>
</tr>
</tbody>
</table>

Figure 10. Reflow Profiles for Lead-free SAC Solder Paste
Inspection

DRMLF® exposed lead end/flank may not be fully solderable and a complete solder fillet formation on the side of the package after reflow soldering cannot be guaranteed.

- Visual optical inspection should be performed in accordance with IPC/EIA J-STD -001 and IPC A-610 as a “Bottom Only Termination”.
- Packages with wettable lead end/flank and extended board pad outside of package are inspectable for presence of periphery solder fillet with Automatic Optical Inspection (AOI).
- To inspect for open or short (bridging) and solder voids after reflow soldering, x-ray inspection is needed.
- Void limits in lead and thermal pad solder is by user application and/or agreement per J-STD/IPC, but thermal pad void <50% and lead void <25% are commonly acceptable.

Rework

Rework-ability of DRMLF is highly dependent on complexity of the board design (layout and density). Therefore, the following only provides a guideline and a starting point for the development of a successful rework process for these packages.

- Retouch/touch up is limited to the outer row side fillet.
- To repair defects underneath the package, it must be removed.
- The removal and replacement process involves the following steps. Refer to guidelines J-STD-033 for handling of moisture sensitive devices and IPC-7711/7721 for rework and repair of bottom terminated component (BTC).

1) Prebaking PCB and Package
   a. Board and package must be free of moisture that can damage the assembly – prior to rework prebake at 125°C for 4-9 hours.

2) Equipment and Tooling Set-up
   a. A rework/repair system equipped with split-beam optical alignment capability ≤0.5 mm pitch, controlled top/bottom heating and auto vacuum pick/lift is needed. A system with focused infrared (IR) heater is an alternative (over traditional hot-gas) for accurate removal and replacement of the package without heating the tightly placed adjacent components.
   b. Develop a reflow profile to heat DRMLF® including center pad solder joint to ~240°C-250°C for ≤90 seconds with bottom side (board) preheated at ~180°C-200°C, for lead-free process.

3) Component Removal
   a. Reflow the package solder
   b. Vacuum lift/remove the package

4) Site Redress/Preparation
   a. PCB pads must be clean and level, wipe the land pad free of residual solder and flux.

5) Solder Paste Application
   a. Screen solder paste, using a mini stencil tool either onto the new DRMLF pads or onto the board land pads – paste, stencil thickness and aperture should be same as board mount process.

6) Component Placement
   a. Carefully align, place and reflow the new package.

7) Inspection
   a. Visually inspect periphery solder joints with 50-100X magnification.
   b. X-ray package underside joints for open/short and excessive void.
Disclaimer

With respect to the information in this document, Amkor makes no guarantee or warranty of its accuracy or that the use of such information will not infringe upon the intellectual rights of third parties. Amkor shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon it and no patent or other license is implied hereby. This document does not in any way extend or modify Amkor’s warranty on any product beyond that set forth in its standard terms and conditions of sale. Amkor reserves the right to make changes in its product and specifications at any time and without notice. The Amkor name and logo are registered trademarks of Amkor Technology, Inc. All other trademarks mentioned are property of their respective companies.

© 2018, Amkor Technology Incorporated. All Rights Reserved.

Revision History

<table>
<thead>
<tr>
<th>Rev</th>
<th>Description</th>
<th>Originator</th>
<th>Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>First release</td>
<td>DFOST</td>
<td>August 2005</td>
</tr>
</tbody>
</table>
| B   | Updated entire application note  
Updated land pad recommendation including additional packages  
Updated template  
Added company disclaimer | BZARK | August 2018 |
| B1  | Updated figures 1 and 4 image | BZARK | October 2018 |